# FBS-GAM02P-R-PSE

# EPC·SPACE

# Features

- 50 V<sub>DC</sub> Fully De-Rated Operation (100 V<sub>DC</sub> Capable)
- Internal 100 V-Rated Bootstrap Diode
- Independent Low and High Side eGaN<sup>®</sup> HEMT Gate Drivers
- Four Possible Configurations:
  - Single Low-Side Gate Driver
  - Single High-Side Gate Driver
  - Independent Low- and High-Side Gate Drivers
  - Half-Bridge Gate Drivers with Input Shoot-through Protection
- Internal Power Good Circuitry
- High Speed Switching Capability: 1.0+ MHz
- Rugged Compact Molded SMT Package
- "Pillar" I/O Pads
- Compact Package Size: 1.00 x 0.75 x 0.125"
- Drives External eGaN® Switching Elements
- No Bipolar Technology
- -55°C to +110°C Operational Range

# Application

- High-Speed, High Current DC-DC Conversion
- Power Switches/Actuators
- Single and Multi-Phase Motor Phase Drivers
- Commercial Satellite EPS & Avionics
- High Speed DC-DC Conversion

| NIB<br>NIL | TCON<br>TCON | BSTP | BCON | PGND BOUT TOUT |
|------------|--------------|------|------|----------------|
| Ðd<br>QS*  | SAIBV        | N/C  | TBST | TOUT VDD       |

# FBS-GAM02P-R-PSE

50 V<sub>DC</sub> Radiation-Hardened High-Speed Multifunction Power eGaN<sup>®</sup> HEMT Driver

# Description

EPC Space's **FBS-GAM02P-R-PSE Series Radiation-Hardened High-Speed Multifunction Power Gate Driver Module** incorporate eGaN<sup>®</sup> HEMTs designed with EPC Space's "GaN-Driving-GaN Patented Technology". The modules contain **two independent highspeed gate drive circuits** (consisting entirely of eGaN<sup>®</sup> switching elements), a high-side driver bootstrap diode, **input shoot-through prevention** logic for the half-bridge configuration and +5 V<sub>DC</sub> gate drive bias **power good monitoring** circuitry in an innovative, spaceefficient, 18 pin SMT molded epoxy package. Data sheet parameters are "Post Radiation Effect" guaranteed utilizing EPC Space's 100% Wafer by Wafer eGaN® element Radiation-Hardness Assurance validated materials. Circuit Design under US Patent #10,122,274 B2

The FBS-GAM02P-R-PSE is intended to drive external EPC Space  $eGaN^{\otimes}$  HEMT power switch transistors rated up to 100  $V_{DC}$  (refer to Table 1 for device options)

Commerce Rated 9A515.x Device.

### FBS-GAM02P-R-PSE Functional Block Diagram



### FBS-GAM02P-R-PSE Functional Block Diagram



#### 18 Pin Molded SMT Package with Pillar Pins

### FBS-GAM02P-R-PSE Configuration and Pin Assignment Table

| Pin # | Pin Name          | Input/Output | Pin Function                                     |
|-------|-------------------|--------------|--------------------------------------------------|
| 1     | B <sub>IN</sub>   | I            | Low-Side Switch Logic Input                      |
| 2     | T <sub>IN</sub>   | I            | High-Side Switch Logic Input                     |
| 3     | LGND              |              | Logic Ground, 0 V (Low Current)                  |
| 4     | V <sub>BIAS</sub> |              | +5 V Gate Driver Power Supply Bias Input Voltage |
| 5     | PG                | 0            | Power Good Logic Output (Open Drain)             |
| 6     | *SD               | I            | Low True Shutdown Input                          |
| 7     | SD                | I            | High True Shutdown Input                         |
| 8     | TOS               |              | Switching Node Sense                             |
| 9     | N/C               |              | No Internal Connection                           |
| 10    | TBST              |              | High-Side Bootstrap Potential                    |
| 11    | T <sub>GATE</sub> | 0            | High-Side Gate Output                            |
| 12    | SN                |              | High-Side Switching Node*                        |
| 13    | B <sub>GATE</sub> | 0            | Low-Side Gate Output                             |
| 14    | PGND              |              | Power Supply Return, 0 V                         |
| 15    | B <sub>CON</sub>  | I            | Low-Side Switch Control Input                    |
| 16    | B <sub>STP</sub>  | 0            | Low-Side Switch Shoot Through Protection Output  |
| 17    | T <sub>STP</sub>  | 0            | High-Side Switch Shoot Through Protection Output |
| 18    | T <sub>CON</sub>  | I            | High-Side Switch Control Input                   |

\* High-Side HEMT Gate Driver Reference Potential. Connect to Source Sense (SS) of External High-Side Power HEMT.

### EPC·SPACE

# Absolute Maximum Rating ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Symbol                            | Parameter-Conditions                                      | Value       | Units |  |  |
|-----------------------------------|-----------------------------------------------------------|-------------|-------|--|--|
| SN to PGND                        | High Side Gate Driver Reference Voltage (Note 1)          | 50          | V     |  |  |
| C <sub>OUT</sub>                  | B <sub>GATE</sub> or T <sub>GATE</sub> Output Capacitance | 10,000      | pF    |  |  |
| V <sub>BIAS</sub>                 | Gate Driver Bias Supply Voltage                           | -0.3 to 6.5 | V     |  |  |
| Β <sub>IN</sub> , Τ <sub>IN</sub> | B <sub>IN</sub> or T <sub>IN</sub> Input Voltage          | -0.3 to 5.0 | V     |  |  |
| T <sub>STG</sub>                  | Storage Junction Temperature Range                        | -55 to +140 |       |  |  |
| TJ                                | Operating Junction Temperature Range                      | -55 to +130 | °C    |  |  |
| T <sub>c</sub>                    | Case Operating Temperature Range                          | -55 to +110 | U     |  |  |
| T <sub>sol</sub>                  | Package Mounting Surface Temperature                      | 230         |       |  |  |
| ESD                               | ESD class level (HBM)                                     | 1A          |       |  |  |

#### **Thermal Characteristics**

| Symbol           | Parameter-Conditions                        | Value | Units |
|------------------|---------------------------------------------|-------|-------|
| R <sub>eca</sub> | Thermal Resistance Case-to-Ambient (Note 3) | 28    | °C/W  |
| R <sub>θJC</sub> |                                             |       | C/ W  |

# $B_{GATE}$ , $T_{GATE}$ Electrical Characteristics ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                 | Symbol              | Test Conditior                                                                                                                                                                                                              | IS                               | MIN  | TYP  | MAX  | Units           |
|-----------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|------|------|-----------------|
|                                                           |                     | $V_{BIAS} = 5 V_{DC}, PGND = 0 V_{DC},$                                                                                                                                                                                     | $T_{\rm C} = 25^{\circ}{\rm C}$  | -    | 0.05 | 0.10 |                 |
| B <sub>GATE</sub> – PGND Low Level Voltage                | V <sub>OL</sub>     | $B_{IN} = 0.8  V_{DC},$                                                                                                                                                                                                     | $T_{\rm C} = 110^{\circ}{\rm C}$ | -    | 0.10 | 0.15 | V <sub>DC</sub> |
|                                                           |                     | I <sub>BGATE</sub> = 50 μA                                                                                                                                                                                                  | $T_{\rm C} = -55^{\circ}{\rm C}$ | -    | 0.10 | 0.15 |                 |
|                                                           |                     | $V_{BIAS} = 5 V_{DC}$ , PGND = 0 $V_{DC}$ ,                                                                                                                                                                                 | $T_{\rm C} = 25^{\circ}{\rm C}$  | 4.90 | 4.95 |      |                 |
| B <sub>GATE</sub> – PGND High Level Voltage               | V <sub>OH</sub>     | $B_{IN} = 3 V_{DC},$                                                                                                                                                                                                        | $T_{\rm C} = 110^{\circ}{\rm C}$ | 4.80 | 4.85 |      | V <sub>DC</sub> |
|                                                           |                     | Ι <sub>BGATE</sub> = -50 μΑ                                                                                                                                                                                                 | $T_{\rm C} = -55^{\circ}{\rm C}$ | 4.80 | 4.85 |      |                 |
|                                                           |                     | $V_{BIAS} = 5 V_{DC}$                                                                                                                                                                                                       | $T_{\rm C} = 25^{\circ}{\rm C}$  | -    | 0.05 | 0.10 |                 |
| T <sub>GATE</sub> – SN Low Level Voltage                  | V <sub>OL</sub>     | $SN = PGND = 0 V_{DC},$                                                                                                                                                                                                     | $T_{\rm C} = 110^{\circ}{\rm C}$ | -    | 0.10 | 0.15 | V <sub>DC</sub> |
|                                                           |                     | $T_{IN} = 0.8 V_{DC}$ , $I_{TGATE} = 50 \ \mu A$                                                                                                                                                                            | $T_{\rm C} = -55^{\circ}{\rm C}$ | -    | 0.10 | 0.15 |                 |
| T <sub>GATE</sub> – SN High Level Voltage                 |                     | $\begin{split} V_{\text{BIAS}} &= 5 \text{ V}_{\text{DC}},\\ \text{SN} &= \text{PGND} = 0 \text{ V}_{\text{DC}},\\ \text{T}_{\text{IN}} &= 3 \text{ V}_{\text{DC}}, \text{ I}_{\text{TGATE}} = -50 \mu\text{A} \end{split}$ | $T_{\rm C} = 25^{\circ}{\rm C}$  | 4.45 | 4.55 |      | V <sub>DC</sub> |
|                                                           | V <sub>OH</sub>     |                                                                                                                                                                                                                             | $T_{\rm C} = 115^{\circ}{\rm C}$ | 5.10 | 5.15 |      |                 |
|                                                           |                     |                                                                                                                                                                                                                             | $T_{C} = -55^{\circ}C$           | 4.25 | 4.30 |      |                 |
|                                                           |                     | $V_{BIAS} = 5 V_{DC},$                                                                                                                                                                                                      | $T_{\rm C} = 25^{\circ}{\rm C}$  | -    | 2.5  | 3.5  |                 |
| B <sub>GATE</sub> – PGND Pull-Down<br>ON-State Resistance | R <sub>DS(on)</sub> | $B_{IN} = 0.8  V_{DC},$                                                                                                                                                                                                     | $T_{C} = 115^{\circ}C$           | -    | 4.5  | 6.0  | Ω               |
| ON-State hesistance                                       |                     | I <sub>BGATE</sub> = 0.25 A (Notes 3, 4)                                                                                                                                                                                    | $T_{\rm C} = -55^{\circ}{\rm C}$ | -    | 1.3  | 2.0  |                 |
|                                                           |                     | $V_{BIAS} = V_{BIAS} = 5 V_{DC}$ ,                                                                                                                                                                                          | $T_C = 25^{\circ}C$              | -    | 2.5  | 3.5  |                 |
| B <sub>GATE</sub> – PGND Pull-Up<br>ON-State Resistance   | R <sub>DS(on)</sub> | $B_{IN} = 3 V_{DC},$                                                                                                                                                                                                        | $T_{C} = 115^{\circ}C$           | -    | 4.5  | 6.0  | Ω               |
| ON-Otale hesistance                                       |                     | I <sub>BGATE</sub> = -0.25 A (Notes 3, 4)                                                                                                                                                                                   | $T_{\rm C} = -55^{\circ}{\rm C}$ | -    | 1.3  | 2.0  |                 |
|                                                           |                     | $V_{BIAS} = V_{BST} = 5 V_{DC},$                                                                                                                                                                                            | $T_{\rm C} = 25^{\circ}{\rm C}$  | -    | 2.5  | 3.5  |                 |
| T <sub>GATE</sub> – SN Pull-Down<br>ON-State Resistance   | R <sub>DS(on)</sub> | $PGND = SN = 0 V_{DC},$<br>$T_{IN} = 0.8 V_{DC},$                                                                                                                                                                           | T <sub>C</sub> = 115°C           | -    | 4.5  | 6.0  | Ω               |
|                                                           |                     | $I_{\text{TGATE}} = 0.25 \text{ A} \text{ (Notes 3, 4)}$                                                                                                                                                                    | T <sub>C</sub> = -55°C           | -    | 1.3  | 2.0  |                 |
|                                                           |                     | $V_{BIAS} = V_{BST} = 5 V_{DC},$                                                                                                                                                                                            | $T_{\rm C} = 25^{\circ}{\rm C}$  | -    | 2.5  | 3.5  |                 |
| T <sub>GATE</sub> – SN Pull-Up<br>ON-State Resistance     | R <sub>DS(on)</sub> | $PGND = SN = 0 V_{DC},$                                                                                                                                                                                                     | T <sub>C</sub> = 115°C           | -    | 4.5  | 6.0  | Ω               |
| 014-01216 12313121162                                     |                     | $I_{\rm N} = 0$ V <sub>DC</sub> ,                                                                                                                                                                                           | T <sub>C</sub> = -55°C           | -    | 1.3  | 2.0  |                 |

### **B**<sub>IN</sub>, **T**<sub>IN</sub> Logic Input Static Electrical Characteristics ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Parameter                         | Symbol          | Test Conditions                                |                        | MIN | ΤΥΡ   | MAX | Units |
|-----------------------------------|-----------------|------------------------------------------------|------------------------|-----|-------|-----|-------|
| Low Logic Level Input Voltage     | V <sub>IL</sub> | V <sub>BIAS</sub> = 5 V <sub>DC</sub> (Note 5) |                        |     |       | 0.8 | V     |
| High Logic Level Input Voltage    | V <sub>IH</sub> | V <sub>BIAS</sub> = 5 V <sub>DC</sub> (Note 6) |                        | 2.9 |       |     | V     |
| Louis Louis Louis Long at Commont |                 | $V_{BIAS} = 5 V_{DC}, V_{IL} = 0.4 V$          | T <sub>C</sub> = 25°C  | -5  | +/-1  | +5  |       |
| Low Logic Level Input Current     | IL.             |                                                | T <sub>C</sub> = 110°C | -50 | +/-10 | +50 | μA    |
| High Logic Level Input Current    |                 | $V_{BIAS} = 5 V_{DC}, V_{IL} = 3 V$            | T <sub>C</sub> = 25°C  | -5  | +/-1  | +5  |       |
|                                   | IIH             |                                                | T <sub>C</sub> = 110°C | -50 | +/-10 | +50 | μA    |

# **SN-to-PGND Static Electrical Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Parameter                             | Symbol     | Test Conditions                                                                                                        | MIN | ΤΥΡ | MAX | Units |
|---------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| SN-DGND Lookage Current (Notes 1 2 3) |            | $\begin{split} SN &= 50 \ V_{DC}, \ T_{IN} = 0.8 \ V_{DC}, \\ V_{BIAS} &= 5 \ V_{DC}, \ PGND = 0 \ V_{DC} \end{split}$ |     | 1.5 | 50  | μA    |
| SN-PGND Leakage Current (Notes 1,2,3) | Ľ          | $\begin{split} SN &= 20 \ V_{DC}, \ T_{IN} = 3 \ V_{C}, \\ V_{BIAS} &= 5 \ V_{DC}, \ PGND = 0 \ V_{DC} \end{split}$    |     | 80  |     | mA    |
| SN-to-PGND Operating Voltage Range    | SN-to-PGND | (Note 3)                                                                                                               | 5   |     | 50  | V     |

# $V_{BIAS}$ Static Electrical Characteristics (-55 < $T_C$ <110°C unless otherwise noted)

| Parameter                                             | Symbol            | Test Conditions         | MIN | TYP  | MAX | Units |
|-------------------------------------------------------|-------------------|-------------------------|-----|------|-----|-------|
| V <sub>BIAS</sub> Recommended Operating Voltage Range | V <sub>BIAS</sub> | (Note 10)               | 4.5 | 5.05 | 5.5 | V     |
| V <sub>BIAS</sub> Operating Current                   | I <sub>BIAS</sub> | $V_{BIAS} = 5.5 V_{DC}$ |     | 16   | 20  | mA    |

### **PG Logic Output Static Electrical Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Parameter                               | Symbol          | Test Conditions                      | MIN | ΤΥΡ | MAX | Units |
|-----------------------------------------|-----------------|--------------------------------------|-----|-----|-----|-------|
| Low Logic Level Output Voltage          | V <sub>OL</sub> | $V_{BIAS} = 5 V_{DC}$ (Notes 7, 8)   |     |     | 0.2 | V     |
| High Logic Level Output Voltage         | V <sub>OH</sub> | $V_{BIAS} = 5 V_{DC}$ (Notes 7, 8)   | 3.5 |     |     | V     |
| Low Logic Level Output Current          | I <sub>OL</sub> | $V_{BIAS} = 5 V_{DC}$ (Notes 7, 9)   |     |     | 5   | mA    |
| High Logic Level Output Leakage Current | I <sub>он</sub> | $V_{BIAS} = 5.5 V_{DC}$ (Notes 7, 9) |     | 100 |     | μA    |

### **PG Functional Static Electrical Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Parameter                                | Symbol           | Test Conditions     | MIN  | ΤΥΡ  | MAX  | Units |
|------------------------------------------|------------------|---------------------|------|------|------|-------|
| V <sub>BIAS</sub> UVLO Rising Threshold  | UVLO+            |                     |      |      | 4.45 |       |
| V <sub>BIAS</sub> UVLO Falling Threshold | UVLO-            |                     | 2.95 |      |      |       |
| V <sub>BIAS</sub> UVLO Hysteresis        | UVLO+ -<br>UVLO- | (Notes 7, 8, 9,10)  |      | 0.2  |      |       |
| V <sub>BIAS</sub> OVLO Rising Threshold  | OVLO+            | (1001057, 0, 3, 10) |      | 6.70 |      | V     |
| V <sub>BIAS</sub> OVLO Falling Threshold | OVLO-            |                     | 5.55 |      |      |       |
| V <sub>BIAS</sub> OVLO Hysteresis        | OVLO+ -<br>OVLO- |                     |      | 0.12 |      |       |

# **OUT Power Switch Dynamic Electrical Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                | neter Symbol Test Conditions |                                                      | MIN                                     | ΤΥΡ | MAX | Units |    |
|----------------------------------------------------------|------------------------------|------------------------------------------------------|-----------------------------------------|-----|-----|-------|----|
| B <sub>IN</sub> -to-B <sub>OUT</sub> Turn-ON Delay Time  | t <sub>d(on)</sub>           | V <sub>BIAS</sub> = 5 V <sub>DC</sub> , PG           | $V_{BIAS} = 5 V_{DC}, PGND = 0 V_{DC},$ |     | 22  | 38    |    |
| B <sub>IN</sub> -to-B <sub>OUT</sub> Turn-OFF Delay Time | t <sub>d(off)</sub>          | C <sub>OUT</sub> = 2200 pF (See S                    | Switching Figures)                      |     | 22  | 35    |    |
| B <sub>IN</sub> -to-B <sub>OUT</sub> Turn-ON Delay Time  | t <sub>d(on)</sub>           | V <sub>BIAS</sub> = TBST                             | 20                                      |     | 45  | 60    |    |
| B <sub>IN</sub> -to-B <sub>OUT</sub> Turn-OFF Delay Time | t <sub>d(off)</sub>          | SN = PGND<br>C <sub>OUT</sub> = 2200 pF (See S       | 50                                      |     | 60  | 75    |    |
|                                                          |                              |                                                      | C <sub>OUT</sub> = 1000 pF              |     | 35  |       |    |
| B <sub>GATE</sub> Rise Time                              | t <sub>r</sub>               | $V_{BIAS} = 5 V_{DC},$<br>PGND = 0 V <sub>DC</sub> , | C <sub>OUT</sub> = 2200 pF              |     | 45  |       |    |
|                                                          |                              |                                                      | C <sub>OUT</sub> = 5000 pF              |     | 70  |       |    |
|                                                          |                              | (See Switching Figures)                              | C <sub>OUT</sub> = 1000 pF              |     | 22  |       | ns |
| B <sub>GATE</sub> Fall Time                              | t <sub>f</sub>               | (Note 4)                                             | C <sub>OUT</sub> = 2200 pF              |     | 33  |       |    |
|                                                          |                              |                                                      | C <sub>OUT</sub> = 5000 pF              |     | 55  |       |    |
|                                                          |                              |                                                      | C <sub>OUT</sub> = 1000 pF              |     | 38  |       |    |
| T <sub>GATE</sub> Rise Time                              | t <sub>r</sub>               | $V_{BIAS} = T_{BST} = 5 V_{DC},$                     | C <sub>OUT</sub> = 2200 pF              |     | 49  |       |    |
|                                                          |                              | $SN = PGND = 0 V_{DC}$ ,                             | C <sub>OUT</sub> = 5000 pF              |     | 75  |       |    |
|                                                          |                              | (See Switching Figures)                              | C <sub>OUT</sub> = 1000 pF              |     | 25  |       |    |
| T <sub>GATE</sub> Fall Time                              | t <sub>f</sub>               | (Note 4)                                             | C <sub>OUT</sub> = 2200 pF              |     | 38  |       |    |
|                                                          |                              |                                                      | C <sub>OUT</sub> = 5000 pF              |     | 60  |       |    |

# **Module Static and Dynamic Electrical Characteristics** ( $T_c = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                                          | Symbol                  | Test Conditions                                                 | MIN | TYP  | MAX  | Units      |
|------------------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------|-----|------|------|------------|
| Dynamic Gate/Driver Losses                                                         | P <sub>GD</sub>         | $V_{BIAS} = 5 V_{DC}, C_{OUT} = 1000 \text{ pF}$<br>(Note 3,16) |     | 25   |      | mW/<br>MHz |
| B <sub>GATE</sub> - PGND, T <sub>GATE</sub> - SN<br>Output Drive Capacitance Range | C <sub>OUT</sub>        |                                                                 |     | 2200 | 5000 | pF         |
| Low Side Gate Driver Duty Cycle Range                                              | D/C                     |                                                                 | 0   |      | 100  | %          |
| High Side Gate Driver Maximum<br>Switching Frequency                               | f <sub>s</sub>          |                                                                 |     | 3.0  |      | MHz        |
| High Side Gate Driver Start Up<br>Pre-Charge Time:<br>Half Bridge Configuration    | t <sub>pcg</sub>        |                                                                 | 5   |      |      | μs         |
| High Side Gate Driver Minimum<br>Operating Switching Frequency                     | f <sub>sw(min)</sub>    | (Notes 3, 10, 11, 12)                                           | 200 |      |      | kHz        |
| High Side Gate Driver<br>Duty Cycle Range                                          | t <sub>d/c</sub>        |                                                                 | 0   |      | 95   | %          |
| High Side Gate Driver Maximum<br>Switching Frequency                               | f <sub>s</sub>          | (Notes 11, 12, 13)                                              |     | 2.0  |      | MHz        |
| Shoot-Through Protection Activation Delay Time                                     | t <sub>st</sub>         | (Notes 3, 14)                                                   |     | 5    |      | ns         |
| Internal Bootstrap Capacitance                                                     | C <sub>boot</sub>       |                                                                 |     | 47   |      | nF         |
| External Bootstrap Capacitance                                                     | C <sub>boot</sub> (ext) | TBST (Pin 10) to TOS (Pin 8)                                    |     |      | 1    | μF         |
| LGND - PGND Resistance                                                             | R <sub>S</sub>          | (Note 3)                                                        |     | 1    |      | Ω          |

### **Specification Notes**

- 1.)  $V_{BIAS} = +5 V_{DC}$ , PGND = LGND = 0  $V_{DC}$ ,  $B_{IN} = 0 V_{DC}$ ,  $T_{IN} = 3 V_{DC}$  and  $SN = 50 V_{DC}$ .
- 2.) Leakage current measured from SN to PGND.
- 3.) Guaranteed by design. Not tested in production.
- 4.)  $f_s = 200 \text{ kHz}$ , Duty cycle = 50%.
- 5.) When either logic input (B<sub>IN</sub> or T<sub>IN</sub>) is at the low input voltage level the associated gate drive output (B<sub>GATE</sub> or T<sub>GATE</sub>) is guaranteed to be in the LOW state (low impedance to PGND or SN).
- 6.) When either logic input (B<sub>IN</sub> or T<sub>IN</sub>) is at the high input voltage level the associated gate drive output (B<sub>GATE</sub> or T<sub>GATE</sub>) is guaranteed to be in the HIGH state (low impedance to V<sub>BIAS</sub> or TBST).
- 7.) Parameter measured with a 4.7 k $\Omega$  pull-up resistor between PG and V<sub>BIAS</sub>.
- PG is at a low level when V<sub>BIAS</sub> is below the UVLO falling threshold level or the OVLO rising threshold level. PG is at a high level when V<sub>BIAS</sub> is above the UVLO rising threshold level or the UVLO rising threshold level. Refer to Figure 5.
- 9.) PG is an open drain output referenced to PGND/LGND.
- 10.) V<sub>BIAS</sub> levels below the UVLO- and above the OVLO+ thresholds result in the low side and high side gate drivers being disabled: The logic inputs to the drivers are internally set to a logic low state (i.e. OFF) to prevent damage to the external EPC Space eGaN<sup>®</sup> HEMT power switches.
- 11.) The high side gate driver utilizes a bootstrap capacitor to provide the proper bias for this circuit. As such, this capacitor MUST be periodically re-charged from the V<sub>BIAS</sub> supply. The time t<sub>pcg</sub> is the minimum time required to ensure that the bootstrap capacitor is properly charged when power is initially applied to the FBS-GAM02P-R- PSE Module.
- 12.) The minimum frequency of operation is determined by the internal bootstrap capacitance and the bias current required by the high side gate driver circuit.
- 13.) In order to keep the high side gate driver bootstrap capacitor properly charged in switching applications it is recommended that the maximum duty cycle (t<sub>on</sub>/f<sub>s</sub>) of the top power switch is limited to the value shown.

Consequently, the high side gate driver is unsuitable for DC applications, unless an external DC power supply capable of withstanding high dV/dt from input-to-output is provided to the high side gate driver via pins TBST (pin 10) and TOS (pin 8).

- 14.) The input shoot-through protection is activated if both the B<sub>IN</sub> and T<sub>IN</sub> logic inputs are set to the logic high ("1") condition simultaneously. If the B<sub>IN</sub> and T<sub>IN</sub> inputs are activated simultaneously and B<sub>STP</sub> is connected to B<sub>CON</sub> and T<sub>STP</sub> is connected to T<sub>CON</sub> then both B<sub>GATE</sub> and T<sub>GATE</sub> are in the LOW state (i.e. OFF) with respect to, respectively, PGND and SN.
- 15.) There is a slight offset of the peak output voltage (V<sub>OH</sub>) from the value of V<sub>BIAS</sub>. This offset is greater for the high-side gate driver than the low-side gate driver due to the presence of the Schottky bootstrap diode. The objective of driving an eGAN<sup>®</sup> HEMT is to provide sufficient gate drive voltage to ensure that the device is fully enhanced. This value is 5.0 V<sub>DC</sub> for EPC Space HEMT devices. Please refer to Figures 6 and 8 for the relationship between V<sub>BIAS</sub> and V<sub>OUT</sub> (V<sub>OH</sub>) for the low- and high-side gate drivers, respectively, for guidance as to where to set V<sub>BIAS</sub> for optimum performance in the end-application.

16.) Each driver.

EPC.SPAC

### **Switching Figures**



Figure 1. T<sub>IN</sub>-to-T<sub>GATE</sub> Switching Time Test Circuit



NOTE: Waveforms exaggerated for clarity and observability. \*  $V_{\text{PEAK}}$  is  ${\sim}V_{\text{BIAS}}$  – 0.3  $V_{\text{DC}}.$ 

Figure 2.  $T_{IN}$ -to- $T_{GATE}$  Switching Time Definition

### Switching Figures (continued)



Figure 3. B<sub>IN</sub>-to-B<sub>GATE</sub> Switching Time Test Circuit



NOTE: Waveforms exaggerated for clarity and observability. \*  $V_{\mathsf{PEAK}}$  is  ${\sim}V_{\mathsf{BIAS}}$ 

Figure 4. B<sub>IN</sub>-to-B<sub>GATE</sub> Switching Time Definition

### Switching Figures (continued)



NOTE: Waveforms exaggerated for clarity and observability.





Figure 6. Low-Side V<sub>OUT</sub>-to-V<sub>BIAS</sub> Relationship

Figure 7. High-Side V<sub>OUT</sub>-to-V<sub>BIAS</sub> Relationship

**EPC.SPACE** 

# **Typical Application Information**

The following figures detail the suggested applications for the FBS-GAM02P-R-PSE Module. For all applications, please refer to the implementation sections, following, for proper power supply bypassing and layout recommendations and criteria. In any of the following applications, the external HEMT transistors are EPC Space eGaN<sup>®</sup> power devices, appropriately rated for the voltage and current requirements of the application. If an inductive load is driven then an appropriately-rated Schottky rectifier/diode should be connected across the load to prevent destructive flyback/"kickback" voltages from destroying the external HEMT power switches. To keep power losses low, it is recommended to use a Schottky diode with the lowest possible V<sub>f</sub> and C<sub>j</sub> ratings for the "catch"/commutation diodes.

In all the following figures, only the pins that are considered or that require connection are identified.



Figure 8. Single High-Side Power Switch Configuration



Figure 9. Single Low-Side Power Switch Configuration



Figure 10. Independent High- and Low-Side Power Switches



Figure 11. Half-Bridge Configuration: POL Converter Output Stage

**EPC.SPACE** 



Figure 12. PG Protection Function Disabled



Figure 13. Shoot-Through Protection Function Enabled



Figure 14. \*SD Input Function Enabled



Figure 15. SD Input Function Enabled

# **Recommended External eGaN® HEMT Power Transistors**

The recommended EPC Space eGaN<sup>®</sup> HEMT power transistors for various power supply voltages ( $V_{DD}$ ) and load currents ( $I_D$ ) for the  $Q_{ext}$ ,  $Q_{ext1}$  and  $Q_{ext2}$  devices shown in Figures 8, 9, 10 and 11 are shown in Table I. Please note that the voltage and current values shown are NOT all de-rated, and appropriate de-rating guidelines should be used in space and mission-critical applications.

The FBS-GAM02P-R-PSE is capable of driving any of the devices shown in Table I without modification or additional circuitry. It should be noted that regardless of the voltage rating of the external power HEMT(s) utilized that the maximum voltage ratings of the FBS-GAM02P-R-PSE should be observed.

| V <sub>DD</sub> (V <sub>DC</sub> ) | I <sub>O</sub> (A <sub>DC</sub> ) | EPC Space P/N | R <sub>DS(on)</sub> (mΩ) | Package |
|------------------------------------|-----------------------------------|---------------|--------------------------|---------|
| 40                                 | 8                                 | FBG04N08AX    | 24                       | FSMD-A  |
| 40                                 | 30                                | FBG04N30BX    | 6                        | FSMD-B  |
| 100                                | 5                                 | FBG10N05AX    | 38                       | FSMD-A  |
| 100                                | 30                                | FBG10N30BX    | 9                        | FSMD-B  |

### TABLE I. Recommended EPC Space eGaN® HEMT Power Transistors

### **Pin Descriptions**

#### B<sub>IN</sub> (Pin 1)

The B<sub>IN</sub> pin is the logic input for low-side gate driver. When the B<sub>IN</sub> input pin is logic low ("0"), the B<sub>GATE</sub> pin (pin 13) is in the LOW (~PGND) state. When the IN1 pin is logic high ("1"), the B<sub>GATE</sub> pin is in the HIGH (~V<sub>BIAS</sub>) state.

#### T<sub>IN</sub> (Pin 2)

The  $T_{IN}$  pin is the logic input for high-side gate driver. When the  $T_{IN}$  input pin is logic low ("0"), the  $T_{GATE}$  pin (pin 13) is in the LOW (~SN) state. When the IN1 pin is logic high ("1"), the  $T_{GATE}$  pin is in the HIGH (~TBST) state.

#### LGND (Pin 3)

Logic ground for the module. For proper operation of the FBS-GAM02P-R-PSE, the LGND pin (Pin 3) MUST be connected directly to the system logic ground return in the application circuit.

#### V<sub>BIAS</sub> (Pin 4)

The V<sub>BIAS</sub> pin is the raw input DC power input for the FBS-GAM02P-R-PSE module. It is recommended that a 1.0 microfarad ceramic capacitor and a 0.1 microfarad ceramic capacitor, each 25 V rating, be connected between  $V_{BIAS}$  (pin 4) and system power ground plane (the common tie point of PGND1 and PGND2) to obtain the specified switching performance.

#### PG (Power Good) (Pin 5)

The PG pin is an open drain logic-compatible output. For proper operation the PG pin must be pulled-up to  $V_{BIAS}$ , external to the module, with a 4.7 k $\Omega$  resistor.

The FBS-GAM02P-R-PSE incorporates a Power Good (PG) sensing circuit that disables both internal (low- and high-side) gate drivers when the +5 V gate drive bias potential ( $V_{BIAS}$ ) falls below the under-voltage threshold, UVLO-, or rises above the  $V_{BIAS}$  over-voltage threshold level, OVLO+ (please refer to Figure 5 for the proper operational nomenclature and functionality versus the state of the  $V_{BIAS}$  power supply). During the time when the  $V_{BIAS}$  potential is outside of the pre-set threshold(s), the PG output (Pin 5) pin is logic low ("0"). Alternatively, when the  $V_{BIAS}$  potential is within the pre-set thresholds the PG pin is logic high ("1"). The logic condition of the PG pin may be sensed by an FPGA or Microcontroller/DSP in-order to determine when the power switches in the FBS-GAM02P-R-PSE may be driven with pulse-width modulated (PWM) input signal(s) at the B<sub>IN</sub> and T<sub>IN</sub> logic inputs. If either the under-voltage and over-voltage protection features are not required or desired, then these may be disabled by connecting the \*SD (Pin 6) pin to  $V_{BIAS}$  (pin 4) and/or the SD pin (Pin 7) to LGND (pin 3), as shown in Figure 10.

#### \*SD (Pin 6)

The \*SD pin is a low-true disable input for the FBS-GAM02P-R-PSE module.

Both the low- and high-side gate drivers may be disabled (set to their OFF state) utilizing the \*SD input, as shown in Figure 11. To disable the FBS-GAM02P-R-PSE module gate drive outputs, the \*SD (Pin 6) input may be driven by an open drain or open collector that pulls this input to logic ground (LGND, pin 3). If the \*SD shutdown function is not required, this pin should be left OPEN (no connection).

#### SD (Shutdown) (Pin 7)

The SD pin is a high-true disable input for the FBS-GAM02P-R-PSE module.

Both low- and high-side gate drivers may be disabled (set to their OFF state) utilizing the SD input, as shown in Figure 12. To disable the FBS-GAM02P-R-PSE module gate drive outputs, the SD (Pin 7) input may be driven by an open drain or open collector that pulls this input to VDRV (pin 1). If the SD shutdown function is not required, this pin should be left OPEN (no connection).

#### TOS (Pin 8)

The TOS pin is the switching node (SN) sense pin. Pin 8 is internally connected to pin 12. The TOS pin acts as the return (i.e. "-" connection) for an external bootstrap capacitor or a floating DC power supply for the high-side driver.

Keep all connections to pin 8 as short as possible as the signals present at this pin are extremely high rate-of-voltage- change (dV/dt) signals. The TOS pin is internally-connected to SN (pin 12). If pin 8 is unused, it should be left OPEN ("no connection").





### Pin Descriptions (continued)

#### N/C (Pin 9)

Pin 9 is not internally connected. This "no connection" pin is recommended to be connected to the system PGND (plane) as good engineering practice to avoid coupling unwanted noise into the internal circuitry of the FBS- GAM02P-R-PSE, either directly or via a 0  $\Omega$  jumper resistor.

#### TBST (Pin 10)

The TBST pin is the bootstrap bias supply for the high-side gate driver. The TBST pin acts as the supply (i.e. "+" connection) for an external bootstrap capacitor or a floating DC power supply for the high-side driver. Keep all connections to pin 10 as short as possible as the signal present at this pin is an EXTREMELY HIGH rate-of-voltage-change (dV/dt) signal. If pin 10 is unused, it should be left OPEN ("no connection").

#### T<sub>GATE</sub> (Pin 11)

The  $T_{GATE}$  pin (pin 11) is the high peak current output for the internal high-side eGaN<sup>®</sup> HEMT driver associated with the  $T_{IN}$  logic input. This is an EXTREMELY HIGH dV/dt and dI/dt signal pin, and the connection to the external HEMT gate should be as short as possible to minimize radiated EMI and potential gate drive voltage ringing and damaging transients.

#### SN (Pin 12)

The SN pin (pin 12) is the switching node for the high-side gate driver and external power switch. The SN pin should be connected to the source sense (SS) pin of the external power eGaN<sup>®</sup> HEMT power switch.

This connection provides a low inductance connection directly to the source of the external HEMT transistor. This is an EXTREMELY HIGH dV/dt and dI/dt signal pin, and the connection to the external HEMT source should be as short as possible to minimize radiated EMI and potential gate drive voltage ringing and damaging transients.

#### B<sub>GATE</sub> (Pin 13)

The  $B_{GATE}$  pin (pin 13) is the high peak current output for the internal low-side eGaN<sup>®</sup> HEMT driver associated with the BIN logic input. This is an EXTREMELY HIGH dV/dt and dI/dt signal pin, and the connection to the external HEMT gate should be as short as possible to minimize radiated EMI and potential gate drive voltage ringing and damaging transients.

#### PGND1 (Pin 14)

The PGND pin (pin 14) is the ground return (source) connection for the internal power circuitry and for the low- side eGaN<sup>®</sup> HEMT gate driver associated with the BIN logic input. This pin should be connected directly to the source sense of the external power eGaN<sup>®</sup> HEMT power switch. To minimize unwanted transients and noise, the source of the HEMT associated with this pin should be tied directly to the power ground plane on the end-use PCB with the lowest possible impedance connection.

#### B<sub>CON</sub> (Pin 15)

The  $B_{CON}$  pin is the logic input for the input shoot-through protection for low-side gate driver. The state of this pin follows the state of the  $B_{IN}$  logic input pin. If input shoot-through protection is desired, for example in the case of a half-bridge application (see Figure 9) where the lowand high-side gate drivers must not be turned on simultaneously, then  $B_{CON}$  (pin 15) should be externally connected to  $B_{STP}$  (pin 16). If no shoot-through protection is desired, then pin 15 should be left OPEN (no connection).

#### B<sub>STP</sub> (Pin 16)

The  $B_{STP}$  pin is the open drain output for the input shoot-through protection for low-side gate driver. The state of this pin is the logical inverse of the  $T_{IN}$  logic input pin. If input shoot-through protection is desired, for example in the case of a half-bridge application (see Figure 9) where the low- and high-side gate drivers must not be turned on simultaneously, then  $B_{STP}$  (pin 16) should be externally connected to  $B_{CON}$  (pin 15). If no shoot-through protection is desired, then pin 16 should be left OPEN (no connection).

#### T<sub>STP</sub> (Pin 17)

The  $T_{STP}$  pin is the open drain output for the input shoot-through protection for high-side gate driver. The state of this pin is the logical inverse of the B<sub>IN</sub> logic input pin. If input shoot-through protection is desired, for example in the case of a half-bridge application (see Figure 9) where the low- and high-side gate drivers must not be turned on simultaneously, then  $T_{STP}$  (pin 17) should be externally connected to  $T_{CON}$  (pin 18). If no shoot-through protection is desired, then pin 17 should be left OPEN (no connection).

#### T<sub>CON</sub> (Pin 18)

The  $T_{CON}$  pin is the logic input for the input shoot-through protection for high-side gate driver. The state of this pin follows the state of the  $T_{IN}$  logic input pin. If input shoot-through protection is desired, for example in the case of a half-bridge application (see Figure 9) where the low- and high-side gate drivers must not be turned on simultaneously, then  $T_{CON}$  (pin 18) should be externally connected to  $T_{STP}$  (pin 17). If no shoot-through protection is desired, then pin 18 should be left OPEN (no connection).



18 Pin Molded SMT Package with Pillar Pins

Top (X-Ray) View



# **DC Operation and Power-up Sequencing**

The recommended power sequencing for the FBS-GAM02P-R-PSE is the  $V_{BIAS}$  power supply is applied first and within the recommended operating voltage range prior to the application of  $V_{DD}$  to the circuit.

The FBS-GAM02P-R-PSE is designed as a switching eGAN<sup>®</sup> HEMT driver that is inherently capable of DC (steady-state) operation. As such, there are precautions that must be observed during the application and operation of this Module. One of these precautions is power-up sequencing. The power MUST be sequenced to the circuit with  $V_{BIAS}$  being applied first and within its recommended operating voltage range before  $V_{DD}$  is applied to the circuit. This will prevent the internal gate driver output from assuming a non-deterministic state with regards to the logic input (IN) and unintentionally providing an ON drive signal to the internal eGaN<sup>®</sup> HEMT power switches when the IN pin is at logic low ("0").

# Recommended V<sub>BIAS</sub>-to-PGND Power Supply Bypassing

The power supply pins and return pin of the FBS-GAM02P-R-PSE require proper high frequency bypassing to one-another in order to prevent harmful switching noise-related spikes from degrading or damaging the internal circuitry in the FBS-GAM02P-R-PSE module. It is recommended that a 1.0 microfarad ceramic capacitor and a 0.1 microfarad ceramic capacitor, each 25 V rating, be connected between V<sub>BIAS</sub> (pin 4) and PGND (pin 14).

### Suggested FBS-GAM02P-R-PSE Schematic Symbol

The suggested schematic symbol for the FBS-GAM02P-R-PSE is shown in Figure 6. This symbol groups the I/O pins of the FBS-GAM02P-R-PSE into groups of similar functionality.

### **Radiation Characteristics**

EPC Space's FBS-GAM02P-R-PSE "GaN Driving GaN Technology" internally incorporates eGaN<sup>®</sup> HEMT technology designed, fabricated and tested per Mil-Std-750 Method 1019 for total ionizing dose validation with an in-situ Gamma Bias for (i)  $V_{GS} = 5.1V$ , (ii)  $V_{DS} = V_{GS} = 0 V_{DC}$  and (iii)  $V_{DS} = 80\% B_{VDSS}$ .

 Under the above prescribed conditions EPC Space can guarantee parametric data limits as outlined within the FBS-GAM02P-R-PSE datasheet with pre/post radiation effects guarantee under a best practice commercial screened reliability level.

When incorporating EPC Space radiation validated/assured HEMT materials, the **FBS-GAM02P-R-PSE** series are "guaranteed by designed" to survive High Dose Rate TID to levels of 100 kRad (Si) with Single Event Immunity to:

Heavy Ion: Au, LET (Si) = 83.7, 2482 MeV, Range = 130  $\mu m$ 





EPC.SPACE

# Package Outline, Dimensions, and Part Marking





## **Recommended PCB Solder Pad Configuration**

The novel I/O "pillar" pads fabricated onto the bottom surface of the FBS-GAM02P-R-PSE module are designed to provide optimal electrical, thermal and mechanical properties for the end-use system designer. To achieve the full benefit of these properties, it is important that the FBS-GAM02P-R-PSE module be soldered to the PCB motherboard using SN63 (or equivalent) solder. The recommended pad dimensions and locations are shown in Figure 18. All dimensions are shown in inches.

Figure 18. Recommended PCB Solder Pad Configuration (Top View)

# Sn63/Pb37 No Clean Solder Paste Typical Example Profile



0.710

0.700

0.620 0.580

0.500

0.460 0.375

0.335

0.250 0.210

0.130

0.090 0.010

0.000

Figure 19. Typical GAM02P-PSE Solder Reflow Profile

**Preheat Zone** – The preheat zone, is also referred to as the ramp zone, and is used to elevate the temperature of the PCB to the desired soak temperature. In the preheat zone the temperature of the PCB is constantly rising, at a rate that should not exceed 2.5°C/ sec. The oven's preheat zone should normally occupy 25-33% of the total heated tunnel length.

PC·SF

0.665

0.960

0.570

450

0.710

0.555

0.370

0.185

0.000

0.115

0.090

0.000

250250

0.330

**The Soak Zone** – normally occupies 33-50% of the total heated tunnel length exposes the PCB to a relatively steady temperature that will allow the components of different mass to be uniform in temperature. The soak zone also allows the flux to concentrate and the volatiles to escape from the paste.

**The Reflow Zone** – or spike zone is to elevate the temperature of the PCB assembly from the activation temperature to the recommended peak temperature. The activation temperature is always somewhat below the melting point of the alloy, while the peak temperature is always above the melting point.

**Reflow** – Best results achieved when reflowed in a *forced air convection* oven with a minimum of 8 zones (top & bottom), however reflow is possible with a four-zone oven (top & bottom) with the recommended profile for a forced air convection reflow process. The melting temperature of the solder, the heat resistance of the components, and the characteristics of the PCB (i.e. density, thickness, etc.) determine the actual reflow profile.

**Note:** FBS-GAM02P-R-PSE solder attachment has a maximum peak dwell temperature of 230°C limit, exceeding the maximum peak temperature can cause damage the unit.

#### **Reflow Process Disclaimer**

The profile is as stated "Example". The-end user can optimize reflow profiling based against the actual solder paste and reflow oven used. EPC Space assumes no liability in conjunction with the use of this profile information.

### **EPC Space Part Number Information**



### **Disclaimers**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. EPC Space Corporation, its affiliates, agents, employees, and all persons acting on its or their behalf (collectively, "EPC Space"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. EPC Space makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose. To the maximum extent permitted by applicable law, EPC Space disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on EPC Space market knowledge of typical requirements that are often placed on similar technologies in generic applications. Product specifications do not expand or otherwise modify EPC Space terms and conditions of purchase, including but not limited to the warranty expressed therein. Except as expressly indicated in writing, EPC Space products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the EPC Space product could result in personal injury or death. Customers using EPC Space products not expressly indicated for use in such applications do so at their own risk. Please contact authorized EPC Space personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of EPC Space. Product names and markings noted herein may be trademarks of their respective owners.

#### **Export Administration Regulations (EAR)**

The products described in this datasheet could be subjected to the Export Administration Regulations (EAR). They may require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

#### International Traffic in Arms Regulations (ITAR)

The products described in this datasheet could be subjected to the International in Arms Regulations (ITAR). They require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

#### Patents

Semiconductor holds numerous U.S and international patents to include US Patent #10,122,274 B2 15/374,756, 15/374,774, PCT/US2016/065952, PCT/US2016/065946. Any that apply to the product(s) listed in this document are identified by markings on the product(s) or on internal components of the product(s) in accordance with U.S Patent laws

eGaN<sup>®</sup> is a registered trademark of Efficient Power Conversion Corporation, Inc. Data and specification subject to change without notice.

### **Revisions**

| Datasheet Revision | Product Status                     |  |
|--------------------|------------------------------------|--|
| REV -              | Proposal/development               |  |
| M-702-009-Q1       | Characterization and Qualification |  |
|                    | Production Released                |  |

Information subject to change without notice. Revised October, 2020



Contact EPC Space for further information and to order:

Email: sales@epc.space

Phone: +1 978 208 1334

#### Website: epc.space

Address: 17 Parkridge Road Unit # E Haverhill, MA 01835 USA